# GAP\_CMP

# **REVISION HISTORY**

| Revision Number | Date       | Description of Change | Author |
|-----------------|------------|-----------------------|--------|
| V0.0            | 10/14/2022 | Draft version         | Taoli  |

# **Table of Contents**

| GAP CMP            | 2 |
|--------------------|---|
| Introduction       |   |
| Main features      |   |
| Functional Details | 2 |
| Block Diagram      | 2 |
| Compare flow       | 3 |

## GAP\_CMP

#### Introduction

GAP\_CMP is designed for functional safety goal, in order to monitor whether ADC works normally, the system use an auxiliary ADC converts along with the main ADC, GAP\_CMP automatically compares the gap of the two ADC measurement results with configurable threshold, if the gap exceeds the given range, a warning will be asserted.

#### **Main features**

The GAP CMP module has the following features:

- Configurable gap threshold of CELL's measurement
- Configurable gap threshold of others(GPIO's) measurement
- Configurable gap filter range of CELL's measurement

#### **Functional Details**

### **Block Diagram**



Fig 1 GAP CMP block diagram

GAP\_CMP I/O signals description shows in table.

| Pin Name   Direction   Width   Default   Description | Pin Name | Direction | Width | Default | Description |
|------------------------------------------------------|----------|-----------|-------|---------|-------------|
|------------------------------------------------------|----------|-----------|-------|---------|-------------|

|                                             |        |      | Value        |                                                                                                                  |
|---------------------------------------------|--------|------|--------------|------------------------------------------------------------------------------------------------------------------|
| resetb_SR_CLK_SLOW                          | Input  | 1b'  | 1'b1         | Asynchronous power on reset                                                                                      |
| CLK_SLOW_SC                                 | Input  | 1b'  | 1'b0         | 256K                                                                                                             |
| SGLE_ADC_GO_DLY                             | Input  | 1b'  | 1'b0         | ADC_SGLE_GO delay                                                                                                |
| CNTI_ADC_GO_DLY                             | Input  | 1b'  | 1'b0         |                                                                                                                  |
| MON_WAKE_GO                                 | Input  | 1b'  | 1'b0         | ADC single conversion go                                                                                         |
| RR_END                                      | Input  | 1b'  | 1'b0         | GAP_CMP shall compare the gap between AUX_ADC_DATA_LPF and ADC_DATA_LPF with CELL_GAP_THRESH when RR_END is high |
| D2A_CELL_ADC_EN                             | Input  | 1b'  | 1'b0         | ADC enable                                                                                                       |
| CELL_GAP_THRESH_REG                         | Input  | 5b'  | 5'h0         | CELL_GAP_THRESH shall cover from 20mV to 180mV, 5mV step                                                         |
| OTH_GAP_THRESH_REG                          | Input  | 3b'  | 3'h0         | OTH_GAP_THRESH shall cover from 1% to 8%, 1% step                                                                |
| CELL_GAP_DEGL_REG                           | Input  | 5b'  | 5'h0         | CELL_GAP_DEGL shall cover from 1 to 32                                                                           |
| ADC_DATA_LPF_CH1 -ADC_DATA_LPF_CH18         | Input  | 16b' | 16'h80<br>00 | Main ADC converted data of CELL1-CELL18 with DLPF                                                                |
| ADC_DATA_GPIO1 -ADC_DATA_GPIO12             | Input  | 16b' | 16'h80<br>00 | Main ADC converted data of GPIO1-GPIO12                                                                          |
| AUX_ADC_DATA_LPF_CH1 -AUX_ADC_DATA_LPF_CH18 | Input  | 16b' | 16'h80<br>00 | Auxiliary ADC converted data of CELL1-<br>CELL18 with DLPF                                                       |
| AUX_ADC_DATA_GPIO1 -AUX_ADC_DATA_GPIO12     | Input  | 16b' | 16'h80<br>00 | Auxiliary ADC converted data of GPIO1-<br>GPIO12                                                                 |
| CELL_GAP_FLT                                | Output | 18b' | 18'h0        | Over gap threshold flag of CELL1-CELL18                                                                          |
| OTH_GAP_FLT                                 | Output | 12b' | 12'h0        | Over gap threshold flag of other channel                                                                         |

#### **Compare flow**

GAP\_CMP reloads the values of CELL\_GAP\_THRESH\_REG, OTH\_GAP\_THRESH\_REG and CELL\_GAP\_DEGL\_REG into CELL\_GAP\_THRESH, OTH\_GAP\_THRESH and CELL\_GAP\_DEGL when ADC\_GO\_DLY(includes ADC\_SGLE\_GO\_DLY and ADC\_CNTI\_GO\_DLY) or MON\_WAKE\_GO is detected high. TSR001[GAP\_CMP]

GAP\_CMP calculates the gap between AUX\_ADC\_DATA\_LPF and ADC\_DATA\_LPF firstly, compares each gap of CELL18-CELL1 with CELL\_GAP\_THRESH when RR\_END is detected high. If any gap takes place over range, the filter counter of corresponding CELL will increased by 1, while the gap is not over range, the filter counter will decreased by 1, until the counter reaches CELL\_GAP\_DEGL, a corresponding warning flag will be asserted to CELL\_GAP\_FLT register. CELL\_GAP\_THRESH covers range from 20mV to 180mV by 5mV per step, the LSB for Cn-Cn-1 is typical 200uV and CELL\_GAP\_DEGL covers from 1 to 32. **TSR001**[GAP\_CMP]

After the completion of all CELLs gap comparison, GAP\_CMP continues to compare the gap between AUX\_OTH\_ADC\_DATA and OTH\_ADC\_DATA with OTH\_GAP\_THRESH. Any gap of GPIO channels over range, the corresponding warning flag will be output to OTH\_GAP\_FLT. OTH\_GAP\_THRESH covers range from 1% to 8%, by 1% step, the LSB for GPIO voltage ratio measurement shall be 100uV /2.5V(40uV).

#### TSR001[GAP\_CMP]

GAP CMP compare flow is shown in Fig2.

As shown in Fig2, MON\_ADC\_GO and ADC\_GO\_DLY need to be synchronized and captured the rising edge to refresh GAP THRESHOLD registers by CLK\_SLOW\_SC(256K). If MON\_ADC\_GO or ADC\_GO\_DLY comes during the compare process(comparison enable[cmp\_en] is high), GAP THRESHOLD registers can not be refreshed immediately until the compare process is finished(cmp\_en is low). After ADC conversion is done,

and the synchronization signal of RR\_END is detected high, cmp\_en will be set to high to enable the 5bits counter automatically increment 1 by CLK\_SLOW\_SC. When the counter is less than 19, GAP\_CMP starts to calculate the gaps of main ADC and auxiliary ADC CELL's measurement results and compare the gaps with CELL threshold. Otherwise GAP\_CMP calculates the gaps of main ADC and auxiliary ADC GPIO's measurement results and compare the gaps with GPIO threshold. When the counter reaches 31, the counter is cleared to 0 and cmp\_en is set to 0.



Fig 2 C\_OW\_CTRL state machine flow

Notes that although ADC\_CNTO\_GO\_DLY only initiates continuous conversion of CELLs, GPIO channels are not converted and no new measurements are available. GAP\_CMP still need to calculate the gap and compare the gap with threshold by previous converted results.